Part Number Hot Search : 
A22950 APW6021 BA857 4740A 27C256 18XW22 0011AX LB197508
Product Description
Full Text Search
 

To Download DS2141AN Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1 of 44 112099 features  e1/isdn-pri framing transceiver  frames to cas, ccs, and crc4 formats  parallel control port  onboard two frame elastic store slip buffer  extracts and inserts cas signaling bits  programmable output clocks for fractional e1 links, ds0 loopbacks, and drop and insert applications  onboard sa data link support circuitry  febe e-bit detection, counting and generation  pin-compatible with ds2141a t1 controller  5v supply; low power (50 mw) cmos  available in 40-pin dip and 44-pin plcc (ds2143q) pin assignment description the ds2143 is a comprehensive, software-driven e1 framer. it is meant to act as a slave or coprocessor to a microcontroller or microprocessor. quick access via the parallel control port allows a single micro to handle many e1 lines. the ds2143 is very flexible and can be configured into numerous orientations via software. the software orientation of the device allows the user to modify their design to conform to future e1 specification changes. the controller contains a set of 69 8-bit internal registers which the user ds2143/ds2143q e1 controlle r www.dalsemi.com 40-pin dip (600-mil) 13 39 tchclk tneg ad1 ad2 ad3 ad4 ad5 ad6 bts ad7 vdd tlclk int1 int2 rlos/lotc tchblk rchblk li_cs li_clk li_sdi rneg sysclk 1 2 3 4 5 6 7 8 9 10 11 12 14 40 38 37 36 35 34 33 32 31 30 29 27 28 tser tpos ad0 tclk tsync tlink 19 rd ( ds ) cs ale ( as ) wr ( r/w ) vss rlink rpos rsync rser rchclk rlclk rclk 15 16 17 18 20 26 25 24 23 21 22 int2 ad0 ad1 ad2 ad3 ad4 ad5 rlos/lotc tchblk rchblk li_cs li_clk li_sdi ad6 nc tneg tpos tchclk tser tclk vdd tsync nc cs ale(as) wr(r/w) rlin k vss rlcl k 39 38 37 36 35 34 33 7 8 9 10 11 12 13 6 5 4 3 2 1 44 43 42 41 40 18 19 20 21 22 23 24 25 26 27 28 ad7 bts rd(ds) nc tlink tlclk int1 rcl k rchcl k rse r rsync 14 15 16 17 nc sysclk rneg rpos 32 31 30 29 44-pin plcc
ds2143/ds2143q 2 of 44 can access. these internal registers are used to configure the device and obtain information from the e1 link. the device fully meets al l of the latest e1 specifications, including ccitt g.704, g.706, and g.732. 1.0 introduction the ds2143 e1 controller has four main sections: the receive side, the transmit side, the line interface controller, and the parallel control port. see the block diagram. on the receive side, the device will clock in the serial e1 stream via the rpos and rneg pins. the synchronizer will locate the frame and multiframe patterns and establish their respective positions. this information will be used by the rest of the receive side circuitry. the ds2143 is an ?off-line? framer, which means that all of the e1 serial stream that goes into the device will come out of it unchanged. once the e1 data has been framed to, the signaling data can be extracted. the two-frame elastic store can either be enabled or bypassed. the transmit side clocks in the unframed e1 stream at tser and add in the framing pattern and the signaling. the line interface control port will update line interface devices that contain a serial port. the parallel control port contains a multiplexed address and data structure which can be connected to either a microcontroller or microprocessor. reader?s note: this data sheet assumes a particular nomenclature of the e1 operating environment. there are 32 8-bit timeslots in an e1 systems which are number 0 to 31. timeslot 0 is transmitted first and received first. these 32 timeslots are also referred to as channels with a numbering scheme of 1 to 32. timeslot 0 is identical to channel 1, timeslot 1 is identical to channel 2, and so on. each timeslot (or channel) is made up of 8 bits which are numbered 1 to 8. bit number 1 is the msb and is transmitted first. bit number 8 is the lsb and is transmitted last. throughout this data sheet, the following abbreviations will be used: fas frame alignment signal crc4 cyclical redundancy check cas channel associated signaling ccs common channel signaling mf multiframe sa additional bits si international bits e-bit crc4 error bits
ds2143/ds2143q 3 of 44 ds2143 features  parallel control port  onboard two-frame elastic store  cas signaling bit extraction and insertion  fully independent transmit and receive sections  full alarm detection  full access to si and sa bits  loss of transmit clock detection  hdb3 coder/decoder  full transmit transparency  large error counters  individual bit-by-bit sa data link support circuitry  programmable output clocks  frame sync generation  local loopback capability  automatic crc4 e-bit support  loss of receive clock detection  g.802 e1 to t1 mapping support ds2143 block diagram
ds2143/ds2143q 4 of 44 pin description table 1 pin symbol type description 1tclk i transmit clock. 2.048 mhz primary clock. a clock must be applied at the tclk pin for the parallel port to operate properly. 2tser i transmit serial data. transmit nrz serial data, sampled on the falling edge of tclk. 3tchclko transmit channel clock. 256 khz clock which pulses high during the lsb of each channel. useful for parallel-to-serial conversion of channel data. see section 13 for timing details. 4 5 tpos tneg o transmit bipolar data. updated on rising edge of tclk. for optical links, can be programmed to output nrz data. 6-13 ad0-ad7 i/o address/data bus. an 8-bit multiplexed address/data bus. 14 bts i bus type select. strap high to select motorola bus timing; strap low to select intel bus timing. this pin controls the function of rd (ds), ale(as), and wr (r/ w ) pins. if bts=1, then these pins assume the function listed in parentheses (). 15 rd (ds) i read input (data strobe). 16 cs i chip select. must be low to read or write the port. 17 ale(as) i address latch enable (address strobe). a positive-going edge serves to demultiplex the bus. 18 wr (r/ w ) i write input (read/write). 19 rlink o receive link data. outputs sa bits. see section 13 for timing details. 20 v ss - signal ground. 0.0 volts. 21 rlclk o receive link clock. 4 khz to 20 khz demand clock for the rlink output. controlled by rcr2. see section 13 for timing details. 22 rclk i receive clock . 2.048 mhz primary clock. a clock must be applied at the rclk pin for the parallel port to operate properly. 23 rchclk o receive channel clock . 256 khz clock which pulses high during the lsb of each channel. useful for serial to parallel conversion of channel data. see section 13 for timing details. 24 rser o receive serial data . received nrz serial data, updated on rising edges of rclk. 25 rsync i/o receive sync . an extracted pulse, one rclk wide, is output at this pin which identifies either frame (rcr1.6=0) or multiframe boundaries (rcr1.6=1). if the elastic store is enabled via the rcr2.1, then this pin can be enabled to be an input via rcr1.5 at which a frame boundary pulse is applied. see section 13 for timing details. 26 27 rpos rneg i receive bipolar data inputs . sampled on falling edge of rclk. tie together to receive nrz data and disable bpv monitoring circuitry. 28 sysclk i system clock . 1.544 mhz or 2.048 mhz clock. only used when the elastic store function is enabled via the rcr2.1. should be tied low in applications that do not use the elastic store.
ds2143/ds2143q 5 of 44 pin symbol type description 29 li_sdi o serial port data for the line interface . connects directly to the sdi input pin on the line interface. see sections 12 and 13 for timing details. 30 li_clk o serial port clock for the line interface . connects directly to the sclk input pin on the line interface. see sections 12 and 13 for timing details. 31 li_ cs o serial port chip select for the line interface. connects directly to the cs input pin on the line interface. see sections 12 and 13 for timing details. 32 33 rchblk tchblk o receive/transmit channel block . a user programmable output that can be forced high or low during any of the 32 e1 channels. useful for blocking clocks to a serial uart or lapd controller in applications where not all e1 channels are used such as fractional e1 or isdn-pri. also useful for locating individual channels in drop-and-insert applications. see sections 9 and 13 for details. 34 rlos/lotc o receive loss of sync/loss of transmit clock . a dual function output. if tcr2.0=0, then this pin will toggle high when the synchronizer is searching for the e1 frame and multiframe. if tcr2.0=1, then this pin will toggle high if the tclk pin has not toggled for 5 s. 35 int2 o receive alarm interrupt 2 . flags host controller during conditions defined in status register 2. active low, open drain output. 36 int1 o receive alarm interrupt 1 . flags host controller during alarm conditions defined in status register 1. active low, open drain output. 37 tlclk o transmit link clock . 4 khz to 20 khz demand clock for the tlink input. controlled by tcr2. see section 13 for timing details. 38 tlink i transmit link data . if enabled, this pin will be sampled on the falling edge of tclk to insert sa bits. see section 13 for timing details. 39 tsync i/o transmit sync . a pulse at this pin will establish either frame or cas multiframe boundaries for the ds2143. via tcr1.1, the ds2143 can be programmed to output either a frame or multiframe pulse at this pin. see section 13 for timing details. 40 vdd - positive supply. 5.0 volts.
ds2143/ds2143q 6 of 44 ds2143 register map address a7 to a0 hex r/w register name 00000000 00 r bipolar violation count register 1. 00000001 01 r bipolar violation count register 2. 00000010 02 r crc4 count register 1. 00000011 03 r crc4 count register 2. 00000100 04 r e-bit count register 1. 00000101 05 r e-bit count register 2. 00000110 06 r/w status register 1. 00000111 07 r/w status register 2. 00001000 08 r/w receive information register. 00011110 1e r synchronizer status register. 00010110 16 r/w interrupt mask register 1. 00010111 17 r/w interrupt mask register 2. 00010000 10 r/w receive control register 1. 00010001 11 r/w receive control register 2. 00010010 12 r/w transmit control register 1. 00010011 13 r/w transmit control register 2. 00010100 14 r/w common control register. 00010101 15 r/w test register. 00011000 18 w li control register byte 1. 00011001 19 w li control register byte 2. 00100000 20 r/w transmit align frame register. address a7 to a0 hex r/w register name 00100001 21 r/w transmit non- align frame register. 00101111 2f r receive align frame register. 00011111 1f r receive non- align frame register. 00100010 22 r/w transmit channel blocking register 1. 00100011 23 r/w transmit channel blocking register 2. 00100100 24 r/w transmit channel blocking register 3. 00100101 25 r/w transmit channel blocking register 4. 00100110 26 r/w transmit idle register 1. 00100111 27 r/w transmit idle register 2. 00101000 28 r/w transmit idle register 3. 00101001 29 r/w transmit idle register 4. 00101010 2a r/w transmit idle definition register. 00101011 2b r/w receive channel blocking register 1. 00101100 2c r/w receive channel blocking register 2. 00101101 2d r/w receive channel blocking register 3.
ds2143/ds2143q 7 of 44 address a7 to a0 hex r/w register name 00101110 2e r/w receive channel blocking register 4. 00110000 30 r receive signaling register 1. 00110001 31 r receive signaling register 2. 00110010 32 r receive signaling register 3. 00110011 33 r receive signaling register 4. 00110100 34 r receive signaling register 5. 00110101 35 r receive signaling register 6. 00110110 36 r receive signaling register 7. 00110111 37 r receive signaling register 8. 00111000 38 r receive signaling register 9. 00111001 39 r receive signaling register 10. 00111010 3a r receive signaling register 11. 00111011 3b r receive signaling register 12. 00111100 3c r receive signaling register 13. 00111101 3d r receive signaling register 14. address a7 to a0 hex r/w register name 00111110 3e r receive signaling register 15. 00111111 3f r receive signaling register 16. 01000000 40 r/w transmit signaling register 1. 01000001 41 r/w transmit signaling register 2. 01000010 42 r/w transmit signaling register 3. 01000011 43 r/w transmit signaling register 4. 01000100 44 r/w transmit signaling register 5. 01000101 45 r/w transmit signaling register 6. 01000110 46 r/w transmit signaling register 7. 01000111 47 r/w transmit signaling register 8. 01001000 48 r/w transmit signaling register 9. 01001001 49 r/w transmit signaling register 10. 01001010 4a r/w transmit signaling register 11. 01001011 4b r/w transmit signaling register 12. 01001100 4c r/w transmit signaling register 13.
ds2143/ds2143q 8 of 44 address a7 to a0 hex r/w register name 01001101 4d r/w transmit signaling register 14. 01001110 4e r/w transmit signaling register 15. 01001111 4f r/w transmit signaling register 16. note: all values indicated within the address column are hexadecimal. 2.0 parallel port the ds2143 is controlled via a multiplexed bidirectional address/data bus by an external microcontroller or microprocessor. the ds2143 can operate with either intel or motorola bus timing configurations. if the bts pin is tied low, intel timing will be selected; if tied high, motorola timing will be selected. all motorola bus signals are listed in parentheses (). see the timing diagrams in the ac electrical characteristics for more details. the multiplexed bus on the ds2143 saves pins because the address information and data information share the same signal paths. the addresses are presented to the pins in the first portion of the bus cycle and data will be transferred on the pins during second portion of the bus cycle. addresses must be valid prior to the falling edge of ale(as), at which time the ds2143 latches the address from the ad0 to ad7 pins. valid write data must be present and held stable during the later portion of the ds or wr pulses. in a read cycle, the ds2143 outputs a byte of data during the latter portion of the ds or rd pulses. the read cycle is terminated and the bus returns to a high impedance state as rd transitions high in intel timing or as ds transitions low in motorola timing. 3.0 control and test registers the operation of the ds2143 is configured via a set of five registers. typically, the control registers are only accessed when the system is first powered up. once the ds2143 has been initialized, the control registers will only need to be accessed when there is a change in the system configuration. there are two receive control registers (rcr1 and rcr2), two transmit control registers (tcr1 and tcr2), and a common control register (ccr). each of the five registers is described in this section. the test register at address 15 hex is used by the factory in testing the ds2143. on power-up, the test register should be set to 00 hex in order for the ds2143 to operate properly.
ds2143/ds2143q 9 of 44 rcr1: receive control register 1 (address=10 hex) (msb) (lsb) rsmf rsm rsio - - frc synce resync symbol position name and description rsmf rcr1.7 rsync multiframe function . only used if the rsync pin is programmed in the multiframe mode (rcr1.6=1). 0 = rsync outputs cas multiframe boundaries 1 = rsync outputs crc4 multiframe boundaries rsm rcr1.6 rsync mode select . 0 = frame mode (see the timing in section 13) 1 = multiframe mode (see the timing in section 13) rsio rcr1.5 rsync i/o select . 0 = rsync is an output (depends on rcr1.6) 1 = rsync is an input (only valid if elastic store enabled) (note: this bit must be set to 0 when rcr2.1=0) - rcr1.4 not assigned . should be set to 0 when written to. - rcr1.3 not assigned . should be set to 0 when written to. frc rcr1.2 frame resync criteria . 0 = resync if fas received in error 3 consecutive times 1 = resync if fas or bit 2 of non-fas is received in error 3 consecutive times synce rcr1.1 sync enable . 0 = auto resync enabled 1 = auto resync disabled resync rcr1.0 resync . when toggled from low to high, a resync is initiated. must be cleared and set again for a subsequent resync.
ds2143/ds2143q 10 of 44 sync/resync criteria table 2 frame or multiframe level sync criteria resync criteria itu spec. fas fas present in frames n and n + 2, and fas not present in frame n + 1. three consecutive incorrect fas received. alternate (rcr1.2=1) the above criteria is met or three consecutive incorrect bit 2 of non-fas received. g.706 4.1.1 4.1.2 crc4 two valid mf alignment words found within 8 ms. 915 or more crc4 code words out of 1000 received in error. g.706 4.2 4.3.2 cas valid mf alignment word found and previous time slot 16 contains code other than all 0s. two consecutive mf alignment words received in error. g.732 5.2 rcr2: receive control register 2 (address=11 hex) (msb) (lsb) sa8s sa7s sa6s sa5s sa4s sclkm ese - symbol position name and description sa8s rcr2.7 sa8 bit select . set to 1 to report the sa8 bit at the rlink pin; set to 0 to not report the sa8 bit. sa7s rcr2.6 sa7 bit select . set to 1 to report the sa7 bit at the rlink pin; set to 0 to not report the sa7 bit. sa6s rcr2.5 sa6 bit select . set to 1 to report the sa6 bit at the rlink pin; set to 0 to not report the sa6 bit. sa5s rcr2.4 sa5 bit select . set to 1 to report the sa5 bit at the rlink pin; set to 0 to not report the sa5 bit. sa4s rcr2.3 sa4 bit select . set to 1 to report the sa4 bit at the rlink pin; set to 0 to not report the sa4 bit. sclkm rcr2.2 sysclk mode select . 0 = if sysclk is 1.544 mhz. 1 = if sysclk is 2.048 mhz. ese rcr2.1 elastic store enable . 0 = elastic store is bypassed. 1 = elastic store is enabled. - rcr2.0 not assigned . should be set to 0 when written to.
ds2143/ds2143q 11 of 44 tcr1: transmit control register 1 (address=12 hex) (msb) (lsb) odf tfpt t16s tua1 tsis tsa1 tsm tsio symbol position name and description odf tcr1.7 output data format . 0 = bipolar data at tpos and tneg. 1 = nrz data at tpos; tneg=0. tfpt tcr1.6 transmit timeslot 0 pass through . 0 = fas bits/sa bits/remote alarm sourced internally from the taf and tnaf registers. 1 = fas bits/sa bits/remote alarm sourced from tser. t16s tcr1.5 transmit timeslot 16 data select . 0 = sample timeslot 16 at tser pin. 1 = source timeslot 16 from ts1 to ts16 registers. tua1 tcr1.4 transmit unframed all 1s . 0 = transmit data normally. 1 = transmit an unframed all 1s code at tpos and tneg. tsis tcr1.3 transmit international bit select . 0 = sample si bits at tser pin. 1 = source si bits from taf and tnaf registers (in this mode, tcr1.6 must be set to 0). tsa1 tcr1.2 transmit signaling all 1s . 0 = normal operation. 1 = force timeslot 16 in every frame to all 1s. tsm tcr1.1 tsync mode select . 0 = frame mode (see the timing in section 13). 1 = cas and crc4 multiframe mode (see the timing in section 13). tsio tcr1.0 tsync i/o select . 0 = tsync is an input. 1 = tsync is an output.
ds2143/ds2143q 12 of 44 tcr2: transmit control register 2 (address=13 hex) (msb) (lsb) sa8s sa7s sa6s sa5s sa4s - aebe p34f symbol position name and description sa8s tcr2.7 sa8 bit select . set to 1 to source the sa8 bit from the tlink pin; set to 0 to not source the sa8 bit. sa7s tcr2.6 sa7 bit select . set to 1 to source the sa7 bit from the tlink pin; set to 0 to not source the sa7 bit. sa6s tcr2.5 sa6 bit select . set to 1 to source the sa6 bit from the tlink pin; set to 0 to not source the sa6 bit. sa5s tcr2.4 sa5 bit select . set to 1 to source the sa5 bit from the tlink pin; set to 0 to not source the sa5 bit. sa4s tcr2.3 sa4 bit select . set to 1 to source the sa4 bit from the tlink pin; set to 0 to not source the sa4 bit. - tcr2.2 not assigned . should be set to 0 when written to. aebe tcr2.1 automatic e-bit enable . 0 = e-bits not automatically set in the transmit direction. 1 = e-bits automatically set in the transmit direction. p34f tcr2.0 function of pin 34 . 0 = receive loss of sync (rlos). 1 = loss of transmit clock (lotc).
ds2143/ds2143q 13 of 44 ccr: common control register (address=14 hex) (msb) (lsb) llb thdb3 tg802 tcrc4 rsm rhdb3 rg802 rcrc4 symbol position name and description llb ccr.7 local loopback . 0 = loopback disabled. 1 = loopback enabled. thdb3 ccr.6 transmit hdb3 enable . 0 = hdb3 disabled. 1 = hdb3 enabled. tg802 ccr.5 transmit g.802 enable . see section 13 for details. 0 = do not force tchblk high during bit 1 of timeslot 26. 1 = force tchblk high during bit 1 of timeslot 26. tcrc4 ccr.4 transmit crc4 enable . 0 = crc4 disabled. 1 = crc4 enabled. rsm ccr.3 receive signaling mode select . 0 = cas signaling mode. 1 = ccs signaling mode. rhdb3 ccr.2 receive hdb3 enable . 0 = hdb3 disabled. 1 = hdb3 enabled. rg802 ccr.1 receive g.802 enable . see section 13 for details. 0 = do not force rchblk high during bit 1 of timeslot 26 1 = force rchblk high during bit 1 of timeslot 26. rcrc4 ccr.0 receive crc4 enable . 0 = crc4 disabled. 1 = crc4 enabled. local loopback when ccr.7 is set to a 1, the ds2143 will enter a local loopback (llb) mode. this loopback is useful in testing and debugging applications. in llb, the ds2143 will loop data from the transmit side back to the receive side. this loopback is synonymous with replacing the rclk input with the tclk signal, and the rpos/rneg inputs with the tpos/tneg outputs. when llb is enabled, the following will occur: 1. data at rpos and rneg will be ignored; 2. all receive side signals will take on timing synchronous with tclk instead of rclk; 3. all functions are available.
ds2143/ds2143q 14 of 44 4.0 status and information registers there is a set of four registers that contain information on the current real time status of the ds2143: status register 1 (sr1), status register 2 (sr2), receive information register (rir), and synchronizer status register (ssr). when a particular event has occurred (or is occurring), the appropriate bit in one of these three registers will be set to a 1. all of the bits in these registers operate in a latched fashion (except for the ssr). this means that if an event occurs and a bit is set to a 1 in any of the registers, it will remain set until the user reads that bit. the bit will be cleared when it is read and it will not be set again until the event has occurred again or if the alarm(s) is still present. the user will always precede a read of the sr1, sr2, and rir registers with a write. the byte written to the register will inform the ds2143 which bits the user wishes to read and have cleared. the user will write a byte to one of these three registers, with a 1 in the bit positions he or she wishes to read and a 0 in the bit positions he or she does not wish to obtain the latest information on. when a 1 is written to a bit location, the read register will be updated with current value and it will be cleared. when a 0 is written to a bit position, the read register will not be updated and the previous value will be held. a write to the status and information registers will be immediately followed by a read of the same register. the read result should be logically and?ed with the mask byte that was just written and this value should be written back into the same register to insure that the bit does indeed clear. this second write is necessary because the alarms and events in the status registers occur asynchronously in respect to their access via the parallel port. this scheme allows an external microcontroller or microprocessor to individually poll certain bits without disturbing the other bits in the register. this operation is key in controlling the ds2143 with higher order software languages. the ssr register operates differently than the other three. it is a read only register and it reports the status of the synchronizer in real time. this register is not latched and it is not necessary to precede a read of this register with a write. the sr1 and sr2 registers have the unique ability to initiate a hardware interrupt via the int1 and int2 pins respectively. each of the alarms and events in the sr1 and sr2 can be either masked or unmasked from the interrupt pins via the interrupt mask register 1 (imr1) and interrupt mask register 2 (imr2) respectively.
ds2143/ds2143q 15 of 44 rir: receive information register (address=08 hex) (msb) (lsb) - - - esf ese - fasrc casrc symbol position name and description -rir.7 not assigned . could be any value when read. -rir.6 not assigned . could be any value when read. -rir.5 not assigned . could be any value when read. esf rir.4 elastic store full . set when the elastic store buffer fills and a frame is deleted. ese rir.3 elastic store empty . set when the elastic store buffer empties and a frame is repeated. -rir.2 not assigned . could be any value when read. fasrc rir.1 fas resync criteria met . set when three consecutive fas words are received in error. casrc rir.0 cas resync criteria met . set when two consecutive cas mf alignment words are received in error.
ds2143/ds2143q 16 of 44 ssr: synchronizer status register (address=1e hex) (msb) (lsb) csc5 csc4 csc3 csc2 csc0 fassa cassa crc4sa symbol position name and description csc5 ssr.7 crc4 sync counter bit 5 . msb of the 6-bit counter. csc4 ssr.6 crc4 sync counter bit 4 . csc3 ssr.5 crc4 sync counter bit 3 . csc2 ssr.4 crc4 sync counter bit 2 . csc1 ssr.3 crc4 sync counter bit 0 . lsb of the 6-bit counter. the next to lsb is not accessible. fassa ssr.2 fas sync active . set while the synchronizer is searching for alignment at the fas level. cassa ssr.1 cas mf sync active . set while the synchronizer is searching for the cas mf alignment word. crc4sa ssr.0 crc4 mf sync active . set while the synchronizer is searching for the crc4 mf alignment word. crc4 sync counter the crc4 sync counter increments each time the 8ms crc4 multiframe search times out. the counter is cleared when the ds2143 has successfully obtained synchronization at the crc4 level. the counter can also be cleared by disabling the crc4 mode (ccr.0=0). this counter is useful for determining the amount of time the ds2143 has been searching for synchronization at the crc4 level. annex b of ccitt g.706 suggests that if synchronization at the crc4 level cannot be obtained within 400 ms, then the search should be abandoned and proper action taken. the crc4 sync counter will rollover
ds2143/ds2143q 17 of 44 sr1: status register 1 (address=06 hex) (msb) (lsb) rsa1 rdma rsa0 slip rua1 rra rcl rlos symbol position name and description rsa1 sr1.7 receive signaling all 1s . set when the contents of timeslot 16 contains less than 3 0s over 16 consecutive frames. this alarm is not disabled in the ccs signaling mode. rdma sr1.6 receive distant mf alarm . set when bit 6 of timeslot 16 in frame 0 has been set for 2 consecutive multiframes. this alarm is not disabled in the ccs signaling mode. rsa0 sr1.5 receive signaling all 0s . set when over a full mf, timeslot 16 contains all 0s. slip sr1.4 elastic store slip occurrence . set when the elastic store has either repeated or deleted a frame of data. rua1 sr1.3 receive unframed all 1s . set when an unframed all 1s code is received at rpos and rneg. rra sr1.2 receive remote alarm . set when a remote alarm is received at rpos and rneg. rcl sr1.1 receive carrier loss . set when 255 consecutive 0s have been detected at rpos and rneg. rlos sr1.0 receive loss of sync . set when the device is not synchronized to the receive e1 stream.
ds2143/ds2143q 18 of 44 alarm criteria table 2 alarm set criteria clear criteria itu spec. rsa1 (receive signaling all 1s) over 16 consecutive frames (one full mf) timeslot 16 contains less than 3 0s over 16 consecutive frames (one full mf) timeslot 16 contains three or more 0s g.732 4.2 rsa0 (receive signaling all 0s) over 16 consecutive frames (one full mf) timeslot 16 contains all 0s over 16 consecutive frames (one full mf) timeslot 16 contains at least a single 1 g.732 5.2 rdma (receive distant multiframe alarm) bit 6 in timeslot 16 of frame 0 set to 1 for two consecutive mfs bit 6 in timeslot 16 of frame 0 set to 0 for two consecutive mfs o.162 2.1.5 rua1 (receive unframed all 1s) less than three 0s in two frames (512 bits) more than two 0s in two frames (512 bits) o.162 1.6.1.2 rra (receive remote alarm) bit 3 of non-align frame set to 1 for three consecutive occasions bit 3 of non-align frame set to 0 for three consecutive occasions o.162 2.1.4 rcl (receive carrier loss) 255 consecutive 0s received in 255 bit times, at least 32 1s are received g.775 note: all the alarm bits in status register 1 except the rua1 will remain set after they are read if the alarm condition still exists; the rua1 will clear and check the next 512 bits for an all 1s condition at which point it will again be set if the alarm condition still is present.
ds2143/ds2143q 19 of 44 sr2: status register 2 (address=07 hex) (msb) (lsb) rmf raf tmf sec taf lotc rcmf lorc symbol position name and description rmf sr2.7 receive cas multiframe . set every 2 ms (regardless if cas signaling is enabled or not) on receive multiframe boundaries. used to alert the host that signaling data is available. raf sr2.6 receive align frame . set every 250 transmit multiframe . set every 2 ms (regardless if crc4 is enabled) on transmit multiframe boundaries. used to alert the host that signaling data needs to be updated. sec sr2.4 one-second timer . set on increments of 1 second based on rclk. taf sr2.3 transmit align frame . set every 250 loss of transmit clock . set when the tclk pin has not transitioned for one channel time (or 3.9 receive crc4 multiframe . set on crc4 multiframe boundaries; will continue to be set every 2 ms on an arbitrary boundary if crc4 is disabled. lorc sr2.0 loss of receive clock . set when the rclk pin has not transitioned for at least 2 s (3 s 1 s).
ds2143/ds2143q 20 of 44 imr1: interrupt mask register 1 (address=16 hex) (msb) (lsb) rsa1 rdma rsa0 slip rua1 rra rcl rlos symbol position name and description rsa1 imr1.7 receive signaling all 1s . 0 = interrupt masked. 1 = interrupt enabled. rdma imr1.6 receive distant mf alarm . 0 = interrupt masked. 1 = interrupt enabled. rsa0 imr1.5 receive signaling all 0s . 0 = interrupt masked. 1 = interrupt enabled. slip imr1.4 elastic store slip occurrence . 0 = interrupt masked. 1 = interrupt enabled. rua1 imr1.3 receive unframed all 1s . 0 = interrupt masked. 1 = interrupt enabled. rra imr1.2 receive remote alarm . 0 = interrupt masked. 1 = interrupt enabled. rcl imr1.1 receive carrier loss . 0 = interrupt masked. 1 = interrupt enabled. rlos imr1.0 receive loss of sync . 0 = interrupt masked. 1 = interrupt enabled.
ds2143/ds2143q 21 of 44 imr2: interrupt mask register 2 (address=17 hex) (msb) (lsb) rmf raf tmf sec taf lotc rcmf lorc symbol position name and description rmf imr2.7 receive cas multiframe . 0 = interrupt masked. 1 = interrupt enabled. raf imr2.6 receive align frame . 0 = interrupt masked. 1 = interrupt enabled. tmf imr2.5 transmit multiframe . 0 = interrupt masked. 1 = interrupt enabled. sec imr2.4 1-second timer . 0 = interrupt masked. 1 = interrupt enabled. taf imr2.3 transmit align frame . 0 = interrupt masked. 1 = interrupt enabled. lotc imr2.2 loss of transmit clock . 0 = interrupt masked. 1 = interrupt enabled. rcmf imr2.1 receive crc4 multiframe . 0 = interrupt masked. 1 = interrupt enabled. lorc imr2.0 loss of receive clock . 0 = interrupt masked. 1 = interrupt enabled. 5.0 error count registers there are a set of three counters in the ds2143 that record bipolar violations, errors in the crc4 smf code words, and e-bits as reported by the far end. each of these three counters are automatically updated on 1-second boundaries as determined by the 1-second timer in status register 2 (sr2.4). hence, these registers contain performance data from the previous second. the user can use the interrupt from the 1- second timer to determine when to read these registers. the user has a full second to read the counters before the data is lost.
ds2143/ds2143q 22 of 44 bpvcr1: upper bipolar violation count register 1 (address=00 hex) bpvcr2: lower bipolar violation count register 2 (address=01 hex) (msb) (lsb) bv7 bv6 bv5 bv4 bv3 bv2 bv1 bv0 bpvcr2 bv15 bv14 bv13 bv12 bv11 bv10 bv9 bv8 bpvcr1 symbol position name and description bv15 bpvcr1.7 msb of the bipolar violation count. bv0 bpvcr2.0 lsb of the bipolar violation count. bipolar violation count register 1 (bpvcr1) is the most significant word and bpvcr2 is the least significant word of a 16-bit counter that records bipolar violations (bpvs). if the hdb3 mode is set for the receive side via ccr.2, then hdb3 code words are not counted. this counter increments at all times and is not disabled by loss of sync conditions. the counter saturates at 65,535 and will not rollover. the bit error rate on a e1 line would have to be greater than 10**-2 before the bpvcr would saturate. crccr1: crc4 count register 1 (address=02 hex) crccr2: crc4 count register 2 (address=03 hex) (msb) (lsb) crc7 crc6 crc5 crc4 crc3 crc2 crc1 crc0 crccr2 crc14 crc14 crc13 crc12 crc11 crc10 crc9 crc8 crccr1 symbol position name and description crc15 crccr1.7 msb of the crc4 error count. crc0 crccr2.0 lsb of the crc4 error count. crc4 count register 1 (crccr1) is the most significant word and crccr2 is the least significant word of a 16-bit counter that records word errors in the cyclic redundancy check 4 (crc4). since the maximum crc4 count in a 1-second period is 1000, this counter cannot saturate. the counter is disabled during loss of sync at either the fas or crc4 level; it will continue to count if loss of sync occurs at the cas level.
ds2143/ds2143q 23 of 44 ebcr1: e-bit count register 1 (address=04 hex) ebcr2: e-bit count register 2 (address=05 hex) (msb) (lsb) eb7 eb6 eb5 eb4 eb3 eb2 eb1 eb0 ebcr2 eb15 eb14 eb13 eb12 eb11 eb10 eb9 eb8 ebcr1 symbol position name and description eb15 ebcr1.7 msb of the e-bit error count. eb0 ebcr2.0 lsb of the e-bit error count. e-bit count register 1 (ebcr1) is the most significant word and ebcr2 is the least significant word of a 16-bit counter that records far end block errors (febe) as reported in the first bit of frames 13 and 15 on e1 lines running with crc4 multiframe. these count registers will increment once each time the received e-bit is set to 0. since the maximum e-bit count in a 1-second period is 1000, this counter cannot saturate. the counter is disabled during loss of sync at either the fas or crc4 level; it will continue to count if loss of sync occurs at the cas level. 6.0 sa data link control and operation the ds2143 provides for access to the proposed e1 performance monitor data link in the sa bit positions. the device allows access to the sa bits either via a set of two internal registers (rnaf and tnaf) or via two external pins (rlink and tlink). on the receive side, the sa bits are always reported in the internal rnaf register (see section 11 for more details). all five sa bits are always output at the rlink pin. see section 13 for detailed timing. via rcr2, the user can control the rlclk pin to pulse during any combination of sa bits. this allows the user to create a clock that can be used to capture the needed sa bits. on the transmit side, the individual sa bits can be either sourced from the internal tnaf register (tcr1.6=0) or from the external tlink pin. via tcr2, the ds2143 can be programmed to source any combination of the additional bits from the tlink pin. if the user wishes to pass the sa bits through the ds2143 without them being altered, then the device should be set up to source all 5 sa bits via the tlink pin and the tlink pin should be tied to the tser pin. please see the timing diagrams and the transmit data flow diagram in section 13 for examples. 7.0 signaling operation the channel associated signaling (cas) bits embedded in the e1 stream can be extracted from the receive stream and inserted into the transmit stream by the ds2143. each of the 30 channels has 4 signaling bits (a/b/c/d) associated with it. the numbers in parenthesis () are the channel associated with a particular signaling bit. the channel numbers have been assigned as described in the ccitt documents. for example, channel 1 is associated with timeslot 1 and channel 30 is associated with timeslot 31. there is a set of 16 registers for the receive side (rs1 to rs16) and 16 registers on the transmit side (ts1 to ts16). the signaling registers are detailed below.
ds2143/ds2143q 24 of 44 rs1 to rs16: receive signaling registers (address=30 to 3f hex) (msb) (lsb) 0000xyxx rs1 (30) a(1) b(1) c(1) d(1) a(16) b(16) c(16) d(16) rs2 (31) a(2) b(2) c(2) d(2) a(17) b(17) c(17) d(17) rs3 (32) a(3) b(3) c(3) d(3) a(18) b(18) c(18) d(18) rs4 (33) a(4) b(4) c(4) d(4) a(19) b(19) c(19) d(19) rs5 (34) a(5) b(5) c(5) d(5) a(20) b(20) c(20) d(20) rs6 (35) a(6) b(6) c(6) d(6) a(21) b(21) c(21) d(21) rs7 (36) a(7) b(7) c(7) d(7) a(22) b(22) c(22) d(22) rs8 (37) a(8) b(8) c(8) d(8) a(23) b(23) c(23) d(23) rs9 (38) a(9) b(9) c(9) d(9) a(24) b(24) c(24) d(24) rs10 (39) a(10) b(10) c(10) d(10) a(25) b(25) c(25) d(25) rs11 (3a) a(11) b(11) c(11) d(11) a(26) b(26) c(26) d(26) rs12 (3b) a(12) b(12) c(12) d(12) a(27) b(27) c(27) d(27) rs13 (3c) a(13) b(13) c(13) d(13) a(28) b(28) c(28) d(28) rs14 (3d) a(14) b(14) c(14) d(14) a(29) b(29) c(29) d(29) rs15 (3e) a(15) b(15) c(15) d(15) a(30) b(30) c(30) d(30) rs16 (3f) symbol position name and description x rs1.0/1/3 spare bits. y rs1.2 remote alarm bit (integrated and reported in sr1.6). a(1) rs2.7 signaling bit a for channel 1. d(30) rs16.0 signaling bit d for channel 30. each receive signaling register (rs1 to rs16) reports the incoming signaling from two timeslots. the bits in the receive signaling registers are updated on multiframe boundaries so the user can utilize the receive multiframe interrupt in the receive status register 2 (sr2.7) to know when to retrieve the signaling bits. the user has a full 2 ms to retrieve the signaling bits before the data is lost. the rs registers are updated under all conditions. their validity should be qualified by checking for synchronization at the cas level. in ccs signaling mode, rs1 to rs16 can also be used to extract signaling information. via the sr2.7 bit, the user will be informed when the signaling registers have been loaded with data. the user has 2 ms to retrieve the data before it is lost.
ds2143/ds2143q 25 of 44 ts1 to ts16: transmit signaling registers (address=40 to 4f hex) (msb) (lsb) 0000xyxx ts1 (40) a(1) b(1) c(1) d(1) a(16) b(16) c(16) d(16) ts2 (41) a(2) b(2) c(2) d(2) a(17) b(17) c(17) d(17) ts3(42) a(3) b(3) c(3) d(3) a(18) b(18) c(18) d(18) ts4 (43) a(4) b(4) c(4) d(4) a(19) b(19) c(19) d(19) ts5 (44) a(5) b(5) c(5) d(5) a(20) b(20) c(20) d(20) ts6 (45) a(6) b(6) c(6) d(6) a(21) b(21) c(21) d(21) ts7 (46) a(7) b(7) c(7) d(7) a(22) b(22) c(22) d(22) ts8 (47) a(8) b(8) c(8) d(8) a(23) b(23) c(23) d(23) ts9 (48) a(9) b(9) c(9) d(9) a(24) b(24) c(24) d(24) ts10 (49) a(10) b(10) c(10) d(10) a(25) b(25) c(25) d(25) ts11 (4a) a(11) b(11) c(11) d(11) a(26) b(26) c(26) d(26) ts12 (4b) a(12) b(12) c(12) d(12) a(27) b(27) c(27) d(27) ts13(4c) a(13) b(13) c(13) d(13) a(28) b(28) c(28) d(28) ts14 (4d) a(14) b(14) c(14) d(14) a(29) b(29) c(29) d(29) ts15 (4e) a(15) b(15) c(15) d(15) a(30) b(30) c(30) d(30) ts16 (4f) symbol position name and description x ts1.0/1/3 spare bits. y ts1.2 remote alarm bit. a(1) ts2.7 signaling bit a for channel 1. d(30) ts16.0 signaling bit d for channel 30. each transmit signaling register (ts1 to ts16) contains the cas bits for two timeslots that will be inserted into the outgoing stream if enabled to do so via tcr1.5. on multiframe boundaries, the ds2143 will load the values present in the transmit signaling register into an outgoing signaling shift register that is internal to the device. the user can utilize the transmit multiframe bit in status register 2 (sr2.5) to know when to update the signaling bits. the bit will be set every 2 ms and the user has 2 ms to update the tsrs before the old data will be retransmitted. the ts1 register is special because it contains the cas multiframe alignment word in its upper nibble. the upper 4 bits must always be set to 0000 or else the terminal at the far end will lose multiframe synchronization. if the user wishes to transmit a multiframe alarm to the far end, then the ts1.2 bit should be set to a 1. if no alarm is to be transmitted, then the ts1.2 bit should be cleared. the three remaining bits in ts1 are the spare bits. if they are not used, they should be set to 1. in ccs signaling mode, ts1 to ts16 can also be used to insert signaling information. via the sr2.5 bit, the user will be informed when the signaling registers need to be loaded with data. the user has 2 ms to load the data before the old data will be retransmitted. 8.0 transmit idle registers there is a set of five registers in the ds2143 that can be used to custom tailor the data that is to be transmitted onto the e1 line, on a channel by channel basis. each of the 32 e1 channels can be forced to have a user defined idle code inserted into them.
ds2143/ds2143q 26 of 44 tir1/tir2/tir3/tir4: transmit idle registers (address=26 to 29 hex) (msb) (lsb) ch8 ch7 ch6 ch5 ch4 ch3 ch2 ch1 tir1 (26) ch16 ch15 ch14 ch13 ch12 ch11 ch10 ch9 tir2 (27) ch24 ch23 ch22 ch21 ch20 ch19 ch18 ch17 tir3 (28) ch32 ch31 ch30 ch29 ch28 ch27 ch26 ch25 tir4 (29) symbol position name and description ch32 tir4.7 transmit idle registers. 0 = do not insert the idle code into this channel. ch1 tir1.0 1 = insert the idle code into this channel. tidr: transmit idle definition register (address=2a hex) (msb) (lsb) tidr7 tidr6 tidr5 tidr4 tidr3 tidr2 tidr1 tidr0 symbol position name and description tidr7 tidr.7 msb of the idle code. tidr0 tidr.0 lsb of the idle code. each of the bit positions in the transmit idle registers (tir1/tir2/tir3/tir4) represents a timeslot in the outgoing frame. when these bits are set to a 1, the corresponding channel will transmit the idle code contained in the transmit idle definition register (tidr). in the tidr, the msb is transmitted first. 9.0 clock blocking registers the receive channel blocking registers (rcbr1/rcbr2/rcbr3/rcbr4) and the transmit channel blocking registers (tcbr1/tcbr2/tcbr3/tcbr4) control the rchblk and tchblk pins respectively. the rchblk and tchclk pins are user-programmable outputs that can be forced either high or low during individual channels. these outputs can be used to block clocks to a usart or lapd controller in isdn-pri applications. when the appropriate bits are set to a 1, the rchblk and tchclk pins will be held high during the entire corresponding channel time. see the timing in section 13 for an example.
ds2143/ds2143q 27 of 44 rcbr1/rcbr2/rcbr3/rcbr4: receive channel blocking registers (address=2b to 2e hex) (msb) ( lsb) ch8 ch7 ch6 ch5 ch4 ch3 ch2 ch1 rcbr1 (2b) ch16 ch15 ch14 ch13 ch12 ch11 ch10 ch9 rcbr2 (2c) ch24 ch23 ch22 ch21 ch20 ch19 ch18 ch17 rcbr3 (2d) ch32 ch31 ch30 ch29 ch28 ch27 ch26 ch25 rcbr4 (2e) symbol position name and description ch32 rcbr4.7 receive channel blocking registers. 0 = force the rchblk pin to remain low during this channel time. ch1 rcbr1.0 1 = force the rchblk pin high during this channel time. tcbr1/tcbr2/tcbr3/tcbr4: transmit channel blocking registers (address=22 to 25 hex) (msb) ( lsb) ch8 ch7 ch6 ch5 ch4 ch3 ch2 ch1 tcbr1 (22) ch16 ch15 ch14 ch13 ch12 ch11 ch10 ch9 tcbr2 (23) ch24 ch23 ch22 ch21 ch20 ch19 ch18 ch17 tcbr3 (24) ch32 ch31 ch30 ch29 ch28 ch27 ch26 ch25 tcbr4 (25) symbol position name and description ch32 tcbr4.7 receive channel blocking registers. 0 = force the tchblk pin to remain low during this channel time. ch1 tcbr1.0 1 = force the tchblk pin high during this channel time. 10.0 elastic store operation the ds2143 has an onboard two-frame (512 bits) elastic store. this elastic store can be enabled via rcr2.1. if the elastic store is enabled (rcr2.1=1), then the user must provide either a 1.544 mhz (rcr2.2=0) or 2.048 mhz (rcr2.2=1) clock at the sysclk pin. if the elastic store is enabled, then the user has the option of either providing a frame sync at the rfsync pin (rcr1.5=1) or having the rfsync pin provide a pulse on frame or multiframe boundaries (rcr1.5=0). if the user wishes to obtain pulses at the frame boundary, then rcr1.6 must be set to 0, and if the user wishes to have pulses occur at the multiframe boundary, then rcr1.6 must be set to 1. if the user selects to apply a 1.544 mhz clock to the sysclk pin, then every fourth channel will be deleted and the f-bit position inserted (forced to 1). hence channels 1, 5, 9, 13, 17, 21, 25, and 29 (timeslots 0, 4, 8, 12, 16, 20, 24, and 28) will be deleted. also, in 1.544 mhz applications, the rchblk output will not be active in channels 25 through 32 (or in other words, rcbr4 is not active). see section 13 for more details. if the 512-bit elastic buffer either fills or empties, a controlled slip will occur. if the buffer empties, then a full frame of data (256 bits) will be repeated at rser and the sr1.4 and rir.3 bits will be set to a 1. if the buffer fills, then a full frame of data will be deleted and the sr1.4 and rir.4 bits will be set to a 1.
ds2143/ds2143q 28 of 44 11.0 additional (sa) and international (si) bit operation the ds2143 provides for access to both the additional (sa) and international (si) bits. on the receive side, the raf and rnaf registers will always report the data as it received in the additional and international bit locations. the raf and rnaf registers are updated with the setting of the receive align frame bit in status register 2 (sr2.6). the host can use the sr2.6 bit to know when to read the raf and rnaf registers. it has 250 s to retrieve the data before it is lost. on the transmit side, data is sampled from the taf and tnaf registers with the setting of the transmit align frame bit in status register 2 (sr2.3). the host can use the sr2.3 bit to know when to update the taf and tnaf registers. it has 250 s to update the data or else the old data will be retransmitted. data in the si bit position will be overwritten if either the ds2143 is programmed: (1) to source the si bits from the tser pin, (2) in the crc4 mode, or (3) have automatic e-bit insertion enabled. data in the sa bit position will be overwritten if any of the tcr2.3 to tcr2.7 bits is set to 1. please see the register descriptions for tcr1 and tcr2 and the transmit data flow diagram in section 13 for more details. raf: receive align frame register (address=2f hex) (msb) (lsb) si001101 1 symbol position name and description si raf.7 international bit. 0 raf.6 frame alignment signal bit. 0 raf.5 frame alignment signal bit. 1 raf.4 frame alignment signal bit. 1 raf.3 frame alignment signal bit. 0 raf.2 frame alignment signal bit. 1 raf.1 frame alignment signal bit. 1 raf.0 frame alignment signal bit.
ds2143/ds2143q 29 of 44 rnaf: receive non-align frame register (address=1f hex) (msb) (lsb) si 1 a sa4 sa5 sa6 sa7 sa8 symbol position name and description si rnaf.7 international bit. 1 rnaf.6 frame non-alignment signal bit. a rnaf.5 remote alarm. sa4 rnaf.4 additional bit 4. sa5 rnaf.3 additional bit 5. sa6 rnaf.2 additional bit 6. sa7 rnaf.1 additional bit 7. sa8 rnaf.0 additional bit 8. taf: transmit align frame register (address=20 hex) (msb) (lsb) si001101 1 symbol position name and description si taf.7 international bit. 0 taf.6 frame alignment signal bit. 0 taf.5 frame alignment signal bit. 1 taf.4 frame alignment signal bit. 1 taf.3 frame alignment signal bit. 0 taf.2 frame alignment signal bit. 1 taf.1 frame alignment signal bit. 1 taf.0 frame alignment signal bit.
ds2143/ds2143q 30 of 44 tnaf: transmit non-align frame register (address=21 hex) (msb) (lsb) si 1 a sa4 sa5 sa6 sa7 sa8 symbol position name and description si tnaf.7 international bit. 1 tnaf.6 frame non-alignment signal bit. a tnaf.5 remote alarm. sa4 tnaf.4 additional bit 4. sa5 tnaf.3 additional bit 5. sa6 tnaf.2 additional bit 6. sa7 tnaf.1 additional bit 7. sa8 tnaf.0 additional bit 8. 12.0 line interface control function the ds2143 can control line interface units that contain serial ports. when control register bytes 1 or 2 (crb1, crb2) are written to, the ds2143 will automatically write this data serially (lsb first) into the line interface by creating a chip select, serial clock and serial data via the li_ cs , li_sclk and li_sdi pins respectively. this control function is driven off of the rclk and it must be present for proper operation. registers crb1 and crb2 can only be written to, they cannot be read from. writes to these registers must be at least 20 s apart. see section 13 for timing information. crb1: control register byte 1 (address=18 hex) crb2: control register byte 2 (address=19 hex) (msb) ( lsb) cr7 cr6 cr5 cr4 cr3 cr2 cr1 cr0 crb1 cr7 cr6 cr5 cr4 cr3 cr2 cr1 cr0 crb2 symbol position name and description cr1 crb1.0 lsb of control register byte 1. cr7 crb2.7 msb of control register byte 2.
ds2143/ds2143q 31 of 44 13.0 timing diagrams receive side timing notes: 1. rsync in the frame mode (rcr1.6=0). 2. rsync in the multiframe mode (rcr1.6=1). 3. rlclk is programmed to output just the sa4 bit. 4. rlink will always output all 5 sa bits as well as the rest of the receive data stream. 5. this diagram assumes the cas mf begins with the fas word. receive side 1.544 mhz boundary timing (with elastic store enabled) notes: 1. data from the e1 channels 1, 5, 9, 13, 17, 21, 25, and 29 is dropped (channel 2 from the e1 link is mapped to channel 1 of the t1 link, etc.) and the f-bit position is added (forced to 1). 2. rsync is in the output mode (rcr1.5=0). 3. rsync is in the input mode (rcr1.5=1). 4. rchblk is programmed to block channel 24.
ds2143/ds2143q 32 of 44 receive side 2.048 mhz boundary timing (with elastic store enabled) notes: 1. rsync is in the output mode (rcr1.5=0). 2. rsync is in the input mode (rcr1.5=1). 3. rchblk is programmed to block channel 1. receive side boundary timing (with elastic store disabled) notes: 1. there is a 6 rclk delay from rpos, rneg to rser. 2. rchblk is programmed to block channel 2. 3. rlink is programmed to output the sa4 bits. 4. rlink is programmed to output the sa4 and sa8 bits. 5. rlink is programmed to output the sa5 and sa7 bits. 6. shown is a non-align frame boundary.
ds2143/ds2143q 33 of 44 g.802 timing note: 1. rchblk/tchblk is programmed to pulse high during timeslots 1 to 15, 17 to 25, during bit 1 of timeslot 26. transmit side boundary timing notes: 1. there is a 5 tclk delay from tser to tpos, and tneg. 2. tsync is in the input mode (tcr1.0=0). 3. tsync is in the output mode (tcr1.0=1). 4. tchblk is programmed to block channel 2. 5. tlink is programmed to source the sa4 bits. 6. tlink is programmed to source the sa7 and sa8 bits. 7. shown is a non-align frame boundary.
ds2143/ds2143q 34 of 44 transmit side timing notes: 1. tsync in the frame mode (tcr1.1=0). 2. tsync in the multiframe mode (tcr1.1=1). 3. tlink is programmed to source only the sa4 bit. 4. this diagram assumes both the cas mf and the crc4 begin with the align frame. line interface control timing notes: 1. a write to crb1 will cause the ds2143 to output this sequence. 2. a write to crb2 will cause the ds2143 to output this sequence. 3. timing numbers are based on rclk=2.048 mhz with 50% duty cycle.
ds2143/ds2143q 35 of 44 ds2143 synchronization flowchart
ds2143/ds2143q 36 of 44 ds2143 transmit data flow
ds2143/ds2143q 37 of 44 absolute maximum ratings* voltage on any pin relative to ground -1.0v to +7.0v operating temperature 0 c to 70 c storage temperature -55 c to +125 c soldering temperature 260 c for 10 seconds * this is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. exposure to absolute maximum rating conditions for extended periods of time may affect reliability. recommended dc operation conditions (0 c to 70 c) parameter symbol min typ max units notes logic 1 v ih 2.0 v dd +0.3 v logic 0 v il -0.3 +0.8 v supply v dd 4.5 5.5 v capacitance parameter symbol min typ max units notes input capacitance c in 5pf output capacitance c out 7pf dc characteristics (0 c to 70 c; v dd = 5v 10%) parameter symbol min typ max units notes supply current i dd 10 ma 1 input leakage i il -1.0 +1.0 a 2 output leakage i lo 1.0 a 3 output current (2.4v) i oh -1.0 ma output current (0.4v) i ol +4.0 ma notes: 1. rclk = tclk = 2.048 mhz; v dd = 5.5v. 2. 0.0v < v in < v dd . 3. applies to int1 and int2 when 3-stated.
ds2143/ds2143q 38 of 44 ac characteristics - parallel port (0 c to 70 c; v dd = 5v + 10%) parameter symbol min typ max units notes cycle time t cyc 250 ns pulse width, ds low or rd high pw el 150 ns pulse width, ds high or rd low pw eh 100 ns input rise/fall times t r , t f 30 ns r/ w hold time t rwh 10 ns r/ w setup time before ds high t rws 50 ns cs setup time before ds, wr or rd active t cs 20 ns cs hold time t ch 0ns read data hold time t dhr 10 50 ns write data hold time t dhw 0ns muxed address valid to as or ale fall t asl 20 ns muxed address hold time t ahl 10 ns delay time, ds, wr or rd to as or ale rise t asd 25 ns pulse width as or ale high pw ash 40 ns delay time, as or ale to ds, wr or rd t ased 20 ns output data delay time from ds or rd t ddr 20 100 ns data setup time t dsw 80 ns
ds2143/ds2143q 39 of 44 intel write ac timing intel read ac timing motorola ac timing
ds2143/ds2143q 40 of 44 ac characteristics - transmit side (0 c to 70 c; v dd = 5v 10%) parameter symbol min typ max units notes tclk period t p 488 ns tclk pulse width t ch t cl 50 50 ns ns tser, tsync, tlink setup to tclk falling t su 25 ns tser, tlink hold from tclk falling t hd 25 ns tclk rise/fall times t r , t f 25 ns data delay t dd 50 ns tsync pulse width t pw 50 ns ac characteristics - receive side (0 c to 70 c; v dd = 5v = 10%) parameter symbol min typ max units notes rclk and sysclk period t p 488 ns rclk and sysclk pulse width t ch t cl 50 50 ns ns rpos, rneg, rsync setup to rclk falling t su 25 ns rpos, rneg, hold from rclk falling t hd 25 ns rclk rise/fall times t r , t f 25 ns data delay t dd 60 ns rsync pulse width t pw 50 ns
ds2143/ds2143q 41 of 44 transmit side ac timing notes: 1. tsync is in the output mode (tcr1.0=1). 2. tsync is in the input mode (tcr1.0=0). 3. no timing relationship between tsync and tlclk/tlink is implied.
ds2143/ds2143q 42 of 44 receive side ac timing notes: 1. rsync is in the output mode (rcr1.5=0). 2. rsync is in the input mode (rcr1.5=1). 3. no timing relationship between rsync and rlclk/rlink is implied.
ds2143/ds2143q 43 of 44 ds2143 e1 controller (600 mil) 40-pin dip inches dim min max a 2.040 2.070 b 0.530 0.560 c 0.145 0.155 d 0.600 0.625 e 0.015 0.040 f 0.120 0.140 g 0.090 0.110 h 0.625 0.675 j 0.008 0.012 k 0.015 0.022
ds2143/ds2143q 44 of 44 ds2143 e1 controller 44-pin plcc note1: pin 1 identifier to be located in zone indicated. inches dim min max a 0.165 0.180 a1 0.090 0.120 a2 0.020 - b 0.026 0.033 b1 0.013 0.021 c 0.009 0.012 ch1 0.042 0.048 d 0.685 0.695 d1 0.650 0.656 d2 0.590 0.630 e 0.685 0.695 e1 0.650 0.656 e2 0.590 0.630 e1 0.050 bsc n 44 -


▲Up To Search▲   

 
Price & Availability of DS2141AN

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X